核心概念
Proposing a dual-port FeFET design to eliminate pass disturb in vertical NAND storage.
摘要
The article introduces a dual-port FeFET design to address pass disturb in vertical NAND storage. It explains the challenges faced by single-port FeFETs and demonstrates the effectiveness of the proposed dual-port design. The content covers the origin of pass disturb, experimental verifications, and integration into highly scaled vertical NAND arrays. Detailed insights are provided on the structural modifications, operational principles, and experimental validations of the dual-port FeFET design.
統計資料
"The proposed design can be incorporated in a highly scaled vertical NAND FeFET string."
"The pass gate can be incorporated into the existing 3D NAND with the negligible overhead of the pass gate interconnection."
引述
"We have demonstrated the challenges of the single-port NAND FeFET in handling pass disturb and the effectiveness of the proposed dual-port design."
"These demonstrations indicate that the proposed design is very promising in enabling high-reliability dense storage."