核心概念
This paper introduces a novel, amplifier-less, continuous-time analog-to-digital converter (ADC) architecture called the RC-chain ADC, which utilizes only passive components, comparators, and inverters, offering a potentially more efficient and scalable alternative to traditional ADC designs.
摘要
Bibliographic Information:
Malmberg, H., & Feyling, F. (2024). The Continuous-Time RC-Chain ADC. arXiv preprint arXiv:2410.16828v1.
Research Objective:
This paper presents a novel analog-to-digital converter (ADC) architecture called the RC-chain ADC, aiming to combine the benefits of continuous-time operation, inherent anti-aliasing filtering, resistive input impedance, and an amplifier-less design. The research investigates the feasibility, robustness, and design parameters of this new ADC architecture.
Methodology:
The authors utilize a combination of mathematical analysis and behavioral transient simulations to evaluate the performance and characteristics of the RC-chain ADC. They derive analytical expressions for key performance metrics like signal-to-noise ratio (SNR) and bandwidth (BW) based on circuit parameters. These analytical predictions are then validated through extensive behavioral simulations across various configurations of oversampling ratio (OSR), number of RC stages (N), and comparator sensitivity (δN). The robustness of the design is further assessed through Monte Carlo simulations, considering component variations and comparator input offsets.
Key Findings:
- The RC-chain ADC, constructed using only passive RC networks, comparators, and inverters, demonstrates the feasibility of amplifier-less continuous-time analog-to-digital conversion.
- The proposed design methodology allows for configuring the ADC to meet specific SNR and BW requirements by adjusting the OSR, N, and δN parameters.
- The architecture exhibits significant robustness against component variations and comparator input offsets, as demonstrated by Monte Carlo simulations.
- The study reveals a trade-off between comparator speed and sensitivity, influencing the optimal choice of filter length (N) for a given performance target.
Main Conclusions:
The RC-chain ADC presents a promising alternative to conventional ADC architectures, particularly for applications where amplifier-based designs are limited by power consumption, technology scaling, or supply voltage requirements. The proposed architecture's simplicity, robustness, and design flexibility make it a potential candidate for various applications, especially in scenarios demanding low power consumption and high integration levels.
Significance:
This research significantly contributes to the field of analog-to-digital conversion by introducing a novel, amplifier-less, continuous-time ADC architecture. The proposed RC-chain ADC offers a potentially more efficient and scalable solution compared to traditional designs, opening up new possibilities for low-power and high-performance ADC implementations.
Limitations and Future Research:
While the study provides a comprehensive analysis of the RC-chain ADC, further investigations are needed to evaluate its practical implementation challenges. Future research should focus on:
- Transistor-level design and optimization of the comparators, considering factors like kickback noise and dynamic disturbances.
- Exploration of different resistor digital-to-analog converter (DAC) implementations to address the potential need for very large resistor values.
- Detailed power consumption analysis, considering both comparator and resistor thermal noise contributions.
- Experimental verification of the proposed architecture through the fabrication and testing of an integrated circuit prototype.
统计
The target design aimed for a nominal 10-bit resolution with a bandwidth of 10 MHz.
The design procedure resulted in an oversampling ratio (OSR) of 26 and 4 RC stages (N).
The time constant (τ) for the RC network was approximately 20 ns.
For a capacitance of 1 pF, the resistor values were approximately {20.4k, 23.9k, 134k, 755k, 4.25M} Ω.
Monte Carlo simulations with ±20% variation in RC values showed ENOB variations within ±1.
Simulations with ±20% comparator input offset showed ENOB variations within ±0.05.
The highest performance was achieved with a digital loop delay of 0.2/fs.
引用
"To the best of the authors’ knowledge, no amplifier-less CT-ADC has ever been published."
"What sets the RC-chain ADC apart from prior CB-ADCs is the absence of linear gain in the analog filter."
"By design, the RC-chain ADC is inherently limited by the comparators sensitivity requirements."